• jobs
  • 4 weeks ago

jobs description

There is energy here…energy you can feel crackling at any of our international locations. It’s an energy generated by enthusiasm for our work, for our teams, for our results, and for our customers. Lattice is a worldwide community of engineers, designers, and manufacturing operations specialists in partnership with world-class sales, marketing, and support teams, who are developing programmable logic solutions that are changing the industry. Our focus is on R&D, product innovation, and customer service, and to that focus, we bring total commitment and a keenly sharp competitive personality.

Energy feeds on energy. If you flourish in a fast paced, results-oriented environment, if you want to achieve individual success within a “team first” organization, and if you believe you can contribute and succeed in a demanding yet collegial atmosphere, then Lattice may well be just what you’re looking for.

We are looking for passionate digital design engineer to build High Speed Serial... Protocol Hard-IP portfolio for Lattice FPGA. The individual should have the ability to work closely with Principal Engineer or Architect to translate specification into RTL design, for the best performance, low power and optimum logic utilization.

• Good understanding in ASIC/FPGA IP or SoC development cycle.
• Knowledge and experience in High-Speed Serial Protocols e.g.: Ethernet, PCIe, MIPI or Universal Transceiver.
• Proficient in RTL design with Verilog or System Verilog and design constraints.
• Experience in design quality checks methodology e.g.: Lint, CDC, RDC, Fishtail or UPF flow.
• Advance user of logic simulation EDA tools e.g.: Cadence Xcelium, Synopsys VCS or Mentor Questa.
• Experience in working closely with Design Verification team on testplan, assertions coding, functional and code coverage analysis, tests debug.
• Familiarity or experience in Physical Design e.g.: Synthesis, LEC or Timing Closure.
• Programming skills (e.g.: Perl, Shell Scripting, TCL, Java, Python or C/C++) and familiar with Linux OS.
• Experience in technical writing e.g.: design micro-architecture documentation, paper publication or patent writing.
• Self-motivated, strong communication skills, promote innovation and teamwork.
• Experience in silicon power-on or hardware validation is a plus.
• Experience in team technical supervision or leading a design delivery is a plus.

Competitive benefits package including:
• Medical (HMO), dental, vision effective on date of hire
• Well-being Programs, Tuition Reimbursement and more

Original job Staff Validation Engineer posted on GrabJobs ©. To flag any issues with this job please use the Report Job button on GrabJobs
Kuala Lumpur Federal Territory of Kuala Lumpur Malaysia


Apply - Staff Validation Engineer Kuala Lumpur